x86/PCI: read root resources from IOH on Intel
For intel systems with multi IOH, we should read peer root resources directly from PCI config space, and don't trust _CRS. Signed-off-by: Yinghai Lu <yinghai.lu@sun.com> Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
This commit is contained in:
@@ -15,3 +15,4 @@ obj-$(CONFIG_X86_NUMAQ) += numaq_32.o
|
|||||||
|
|
||||||
obj-y += common.o early.o
|
obj-y += common.o early.o
|
||||||
obj-y += amd_bus.o
|
obj-y += amd_bus.o
|
||||||
|
obj-$(CONFIG_X86_64) += intel_bus.o
|
||||||
|
@@ -10,6 +10,8 @@
|
|||||||
#include <linux/cpumask.h>
|
#include <linux/cpumask.h>
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
|
#include "bus_numa.h"
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* This discovers the pcibus <-> node mapping on AMD K8.
|
* This discovers the pcibus <-> node mapping on AMD K8.
|
||||||
* also get peer root bus resource for io,mmio
|
* also get peer root bus resource for io,mmio
|
||||||
@@ -17,25 +19,9 @@
|
|||||||
|
|
||||||
#ifdef CONFIG_X86_64
|
#ifdef CONFIG_X86_64
|
||||||
|
|
||||||
/*
|
int pci_root_num;
|
||||||
* sub bus (transparent) will use entres from 3 to store extra from root,
|
struct pci_root_info pci_root_info[PCI_ROOT_NR];
|
||||||
* so need to make sure have enought slot there, increase PCI_BUS_NUM_RESOURCES?
|
static int found_all_numa_early;
|
||||||
*/
|
|
||||||
#define RES_NUM 16
|
|
||||||
struct pci_root_info {
|
|
||||||
char name[12];
|
|
||||||
unsigned int res_num;
|
|
||||||
struct resource res[RES_NUM];
|
|
||||||
int bus_min;
|
|
||||||
int bus_max;
|
|
||||||
int node;
|
|
||||||
int link;
|
|
||||||
};
|
|
||||||
|
|
||||||
/* 4 at this time, it may become to 32 */
|
|
||||||
#define PCI_ROOT_NR 4
|
|
||||||
static int pci_root_num;
|
|
||||||
static struct pci_root_info pci_root_info[PCI_ROOT_NR];
|
|
||||||
|
|
||||||
void x86_pci_root_bus_res_quirks(struct pci_bus *b)
|
void x86_pci_root_bus_res_quirks(struct pci_bus *b)
|
||||||
{
|
{
|
||||||
@@ -48,8 +34,11 @@ void x86_pci_root_bus_res_quirks(struct pci_bus *b)
|
|||||||
b->resource[1] != &iomem_resource)
|
b->resource[1] != &iomem_resource)
|
||||||
return;
|
return;
|
||||||
|
|
||||||
/* if only one root bus, don't need to anything */
|
if (!pci_root_num)
|
||||||
if (pci_root_num < 2)
|
return;
|
||||||
|
|
||||||
|
/* for amd, if only one root bus, don't need to do anything */
|
||||||
|
if (pci_root_num < 2 && found_all_numa_early)
|
||||||
return;
|
return;
|
||||||
|
|
||||||
for (i = 0; i < pci_root_num; i++) {
|
for (i = 0; i < pci_root_num; i++) {
|
||||||
@@ -130,12 +119,15 @@ static void __init update_range(struct res_range *range, size_t start,
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
static void __init update_res(struct pci_root_info *info, size_t start,
|
void __init update_res(struct pci_root_info *info, size_t start,
|
||||||
size_t end, unsigned long flags, int merge)
|
size_t end, unsigned long flags, int merge)
|
||||||
{
|
{
|
||||||
int i;
|
int i;
|
||||||
struct resource *res;
|
struct resource *res;
|
||||||
|
|
||||||
|
if (start > end)
|
||||||
|
return;
|
||||||
|
|
||||||
if (!merge)
|
if (!merge)
|
||||||
goto addit;
|
goto addit;
|
||||||
|
|
||||||
@@ -230,7 +222,6 @@ static int __init early_fill_mp_bus_info(void)
|
|||||||
int j;
|
int j;
|
||||||
unsigned bus;
|
unsigned bus;
|
||||||
unsigned slot;
|
unsigned slot;
|
||||||
int found;
|
|
||||||
int node;
|
int node;
|
||||||
int link;
|
int link;
|
||||||
int def_node;
|
int def_node;
|
||||||
@@ -247,7 +238,7 @@ static int __init early_fill_mp_bus_info(void)
|
|||||||
if (!early_pci_allowed())
|
if (!early_pci_allowed())
|
||||||
return -1;
|
return -1;
|
||||||
|
|
||||||
found = 0;
|
found_all_numa_early = 0;
|
||||||
for (i = 0; i < ARRAY_SIZE(pci_probes); i++) {
|
for (i = 0; i < ARRAY_SIZE(pci_probes); i++) {
|
||||||
u32 id;
|
u32 id;
|
||||||
u16 device;
|
u16 device;
|
||||||
@@ -261,12 +252,12 @@ static int __init early_fill_mp_bus_info(void)
|
|||||||
device = (id>>16) & 0xffff;
|
device = (id>>16) & 0xffff;
|
||||||
if (pci_probes[i].vendor == vendor &&
|
if (pci_probes[i].vendor == vendor &&
|
||||||
pci_probes[i].device == device) {
|
pci_probes[i].device == device) {
|
||||||
found = 1;
|
found_all_numa_early = 1;
|
||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
if (!found)
|
if (!found_all_numa_early)
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
pci_root_num = 0;
|
pci_root_num = 0;
|
||||||
@@ -488,7 +479,7 @@ static int __init early_fill_mp_bus_info(void)
|
|||||||
info = &pci_root_info[i];
|
info = &pci_root_info[i];
|
||||||
res_num = info->res_num;
|
res_num = info->res_num;
|
||||||
busnum = info->bus_min;
|
busnum = info->bus_min;
|
||||||
printk(KERN_DEBUG "bus: [%02x,%02x] on node %x link %x\n",
|
printk(KERN_DEBUG "bus: [%02x, %02x] on node %x link %x\n",
|
||||||
info->bus_min, info->bus_max, info->node, info->link);
|
info->bus_min, info->bus_max, info->node, info->link);
|
||||||
for (j = 0; j < res_num; j++) {
|
for (j = 0; j < res_num; j++) {
|
||||||
res = &info->res[j];
|
res = &info->res[j];
|
||||||
|
26
arch/x86/pci/bus_numa.h
Normal file
26
arch/x86/pci/bus_numa.h
Normal file
@@ -0,0 +1,26 @@
|
|||||||
|
#ifdef CONFIG_X86_64
|
||||||
|
|
||||||
|
/*
|
||||||
|
* sub bus (transparent) will use entres from 3 to store extra from
|
||||||
|
* root, so need to make sure we have enought slot there, Should we
|
||||||
|
* increase PCI_BUS_NUM_RESOURCES?
|
||||||
|
*/
|
||||||
|
#define RES_NUM 16
|
||||||
|
struct pci_root_info {
|
||||||
|
char name[12];
|
||||||
|
unsigned int res_num;
|
||||||
|
struct resource res[RES_NUM];
|
||||||
|
int bus_min;
|
||||||
|
int bus_max;
|
||||||
|
int node;
|
||||||
|
int link;
|
||||||
|
};
|
||||||
|
|
||||||
|
/* 4 at this time, it may become to 32 */
|
||||||
|
#define PCI_ROOT_NR 4
|
||||||
|
extern int pci_root_num;
|
||||||
|
extern struct pci_root_info pci_root_info[PCI_ROOT_NR];
|
||||||
|
|
||||||
|
extern void update_res(struct pci_root_info *info, size_t start,
|
||||||
|
size_t end, unsigned long flags, int merge);
|
||||||
|
#endif
|
90
arch/x86/pci/intel_bus.c
Normal file
90
arch/x86/pci/intel_bus.c
Normal file
@@ -0,0 +1,90 @@
|
|||||||
|
/*
|
||||||
|
* to read io range from IOH pci conf, need to do it after mmconfig is there
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <linux/delay.h>
|
||||||
|
#include <linux/dmi.h>
|
||||||
|
#include <linux/pci.h>
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <asm/pci_x86.h>
|
||||||
|
|
||||||
|
#include "bus_numa.h"
|
||||||
|
|
||||||
|
static inline void print_ioh_resources(struct pci_root_info *info)
|
||||||
|
{
|
||||||
|
int res_num;
|
||||||
|
int busnum;
|
||||||
|
int i;
|
||||||
|
|
||||||
|
printk(KERN_DEBUG "IOH bus: [%02x, %02x]\n",
|
||||||
|
info->bus_min, info->bus_max);
|
||||||
|
res_num = info->res_num;
|
||||||
|
busnum = info->bus_min;
|
||||||
|
for (i = 0; i < res_num; i++) {
|
||||||
|
struct resource *res;
|
||||||
|
|
||||||
|
res = &info->res[i];
|
||||||
|
printk(KERN_DEBUG "IOH bus: %02x index %x %s: [%llx, %llx]\n",
|
||||||
|
busnum, i,
|
||||||
|
(res->flags & IORESOURCE_IO) ? "io port" :
|
||||||
|
"mmio",
|
||||||
|
res->start, res->end);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
#define IOH_LIO 0x108
|
||||||
|
#define IOH_LMMIOL 0x10c
|
||||||
|
#define IOH_LMMIOH 0x110
|
||||||
|
#define IOH_LMMIOH_BASEU 0x114
|
||||||
|
#define IOH_LMMIOH_LIMITU 0x118
|
||||||
|
#define IOH_LCFGBUS 0x11c
|
||||||
|
|
||||||
|
static void __devinit pci_root_bus_res(struct pci_dev *dev)
|
||||||
|
{
|
||||||
|
u16 word;
|
||||||
|
u32 dword;
|
||||||
|
struct pci_root_info *info;
|
||||||
|
u16 io_base, io_end;
|
||||||
|
u32 mmiol_base, mmiol_end;
|
||||||
|
u64 mmioh_base, mmioh_end;
|
||||||
|
int bus_base, bus_end;
|
||||||
|
|
||||||
|
if (pci_root_num >= PCI_ROOT_NR) {
|
||||||
|
printk(KERN_DEBUG "intel_bus.c: PCI_ROOT_NR is too small\n");
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
|
info = &pci_root_info[pci_root_num];
|
||||||
|
pci_root_num++;
|
||||||
|
|
||||||
|
pci_read_config_word(dev, IOH_LCFGBUS, &word);
|
||||||
|
bus_base = (word & 0xff);
|
||||||
|
bus_end = (word & 0xff00) >> 8;
|
||||||
|
sprintf(info->name, "PCI Bus #%02x", bus_base);
|
||||||
|
info->bus_min = bus_base;
|
||||||
|
info->bus_max = bus_end;
|
||||||
|
|
||||||
|
pci_read_config_word(dev, IOH_LIO, &word);
|
||||||
|
io_base = (word & 0xf0) << (12 - 4);
|
||||||
|
io_end = (word & 0xf000) | 0xfff;
|
||||||
|
update_res(info, io_base, io_end, IORESOURCE_IO, 0);
|
||||||
|
|
||||||
|
pci_read_config_dword(dev, IOH_LMMIOL, &dword);
|
||||||
|
mmiol_base = (dword & 0xff00) << (24 - 8);
|
||||||
|
mmiol_end = (dword & 0xff000000) | 0xffffff;
|
||||||
|
update_res(info, mmiol_base, mmiol_end, IORESOURCE_MEM, 0);
|
||||||
|
|
||||||
|
pci_read_config_dword(dev, IOH_LMMIOH, &dword);
|
||||||
|
mmioh_base = ((u64)(dword & 0xfc00)) << (26 - 10);
|
||||||
|
mmioh_end = ((u64)(dword & 0xfc000000) | 0x3ffffff);
|
||||||
|
pci_read_config_dword(dev, IOH_LMMIOH_BASEU, &dword);
|
||||||
|
mmioh_base |= ((u64)(dword & 0x7ffff)) << 32;
|
||||||
|
pci_read_config_dword(dev, IOH_LMMIOH_LIMITU, &dword);
|
||||||
|
mmioh_end |= ((u64)(dword & 0x7ffff)) << 32;
|
||||||
|
update_res(info, mmioh_base, mmioh_end, IORESOURCE_MEM, 0);
|
||||||
|
|
||||||
|
print_ioh_resources(info);
|
||||||
|
}
|
||||||
|
|
||||||
|
/* intel IOH */
|
||||||
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, pci_root_bus_res);
|
Reference in New Issue
Block a user