OMAP3 clock: use pr_debug() rather than pr_info() in some clock change code
The CORE DPLL M2 frequency change code should use pr_debug(), not pr_info(), for its debug messages. Same with omap2_clksel_round_rate_div(). While here, convert a few printk(KERN_ERR .. into pr_err(). Signed-off-by: Paul Walmsley <paul@pwsan.com>
This commit is contained in:
@@ -547,8 +547,8 @@ u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
|
|||||||
const struct clksel_rate *clkr;
|
const struct clksel_rate *clkr;
|
||||||
u32 last_div = 0;
|
u32 last_div = 0;
|
||||||
|
|
||||||
printk(KERN_INFO "clock: clksel_round_rate_div: %s target_rate %ld\n",
|
pr_debug("clock: clksel_round_rate_div: %s target_rate %ld\n",
|
||||||
clk->name, target_rate);
|
clk->name, target_rate);
|
||||||
|
|
||||||
*new_div = 1;
|
*new_div = 1;
|
||||||
|
|
||||||
@@ -562,7 +562,7 @@ u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
|
|||||||
|
|
||||||
/* Sanity check */
|
/* Sanity check */
|
||||||
if (clkr->div <= last_div)
|
if (clkr->div <= last_div)
|
||||||
printk(KERN_ERR "clock: clksel_rate table not sorted "
|
pr_err("clock: clksel_rate table not sorted "
|
||||||
"for clock %s", clk->name);
|
"for clock %s", clk->name);
|
||||||
|
|
||||||
last_div = clkr->div;
|
last_div = clkr->div;
|
||||||
@@ -574,7 +574,7 @@ u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
|
|||||||
}
|
}
|
||||||
|
|
||||||
if (!clkr->div) {
|
if (!clkr->div) {
|
||||||
printk(KERN_ERR "clock: Could not find divisor for target "
|
pr_err("clock: Could not find divisor for target "
|
||||||
"rate %ld for clock %s parent %s\n", target_rate,
|
"rate %ld for clock %s parent %s\n", target_rate,
|
||||||
clk->name, clk->parent->name);
|
clk->name, clk->parent->name);
|
||||||
return ~0;
|
return ~0;
|
||||||
@@ -582,8 +582,8 @@ u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
|
|||||||
|
|
||||||
*new_div = clkr->div;
|
*new_div = clkr->div;
|
||||||
|
|
||||||
printk(KERN_INFO "clock: new_div = %d, new_rate = %ld\n", *new_div,
|
pr_debug("clock: new_div = %d, new_rate = %ld\n", *new_div,
|
||||||
(clk->parent->rate / clkr->div));
|
(clk->parent->rate / clkr->div));
|
||||||
|
|
||||||
return (clk->parent->rate / clkr->div);
|
return (clk->parent->rate / clkr->div);
|
||||||
}
|
}
|
||||||
|
@@ -737,10 +737,10 @@ static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate)
|
|||||||
unlock_dll = 1;
|
unlock_dll = 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
pr_info("clock: changing CORE DPLL rate from %lu to %lu\n", clk->rate,
|
pr_debug("clock: changing CORE DPLL rate from %lu to %lu\n", clk->rate,
|
||||||
validrate);
|
validrate);
|
||||||
pr_info("clock: SDRC timing params used: %08x %08x %08x\n",
|
pr_debug("clock: SDRC timing params used: %08x %08x %08x\n",
|
||||||
sp->rfr_ctrl, sp->actim_ctrla, sp->actim_ctrlb);
|
sp->rfr_ctrl, sp->actim_ctrla, sp->actim_ctrlb);
|
||||||
|
|
||||||
/* REVISIT: SRAM code doesn't support other M2 divisors yet */
|
/* REVISIT: SRAM code doesn't support other M2 divisors yet */
|
||||||
WARN_ON(new_div != 1 && new_div != 2);
|
WARN_ON(new_div != 1 && new_div != 2);
|
||||||
|
Reference in New Issue
Block a user