MIPS: Convert the irq functions to the new names
Scripted with coccinelle. Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
This commit is contained in:
@ -110,7 +110,7 @@ int i8259A_irq_pending(unsigned int irq)
|
||||
void make_8259A_irq(unsigned int irq)
|
||||
{
|
||||
disable_irq_nosync(irq);
|
||||
set_irq_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
|
||||
irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
|
||||
enable_irq(irq);
|
||||
}
|
||||
|
||||
@ -336,8 +336,8 @@ void __init init_i8259_irqs(void)
|
||||
init_8259A(0);
|
||||
|
||||
for (i = I8259A_IRQ_BASE; i < I8259A_IRQ_BASE + 16; i++) {
|
||||
set_irq_chip_and_handler(i, &i8259A_chip, handle_level_irq);
|
||||
set_irq_probe(i);
|
||||
irq_set_chip_and_handler(i, &i8259A_chip, handle_level_irq);
|
||||
irq_set_probe(i);
|
||||
}
|
||||
|
||||
setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2);
|
||||
|
@ -229,7 +229,7 @@ static void __init gic_basic_init(int numintrs, int numvpes,
|
||||
vpe_local_setup(numvpes);
|
||||
|
||||
for (i = _irqbase; i < (_irqbase + numintrs); i++)
|
||||
set_irq_chip(i, &gic_irq_controller);
|
||||
irq_set_chip(i, &gic_irq_controller);
|
||||
}
|
||||
|
||||
void __init gic_init(unsigned long gic_base_addr,
|
||||
|
@ -126,6 +126,6 @@ void __init gt641xx_irq_init(void)
|
||||
* bit31: logical or of bits[25:1].
|
||||
*/
|
||||
for (i = 1; i < 30; i++)
|
||||
set_irq_chip_and_handler(GT641XX_IRQ_BASE + i,
|
||||
>641xx_irq_chip, handle_level_irq);
|
||||
irq_set_chip_and_handler(GT641XX_IRQ_BASE + i,
|
||||
>641xx_irq_chip, handle_level_irq);
|
||||
}
|
||||
|
@ -137,16 +137,20 @@ void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqma
|
||||
|
||||
switch (imp->im_type) {
|
||||
case MSC01_IRQ_EDGE:
|
||||
set_irq_chip_and_handler_name(irqbase + n,
|
||||
&msc_edgeirq_type, handle_edge_irq, "edge");
|
||||
irq_set_chip_and_handler_name(irqbase + n,
|
||||
&msc_edgeirq_type,
|
||||
handle_edge_irq,
|
||||
"edge");
|
||||
if (cpu_has_veic)
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
|
||||
else
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
|
||||
break;
|
||||
case MSC01_IRQ_LEVEL:
|
||||
set_irq_chip_and_handler_name(irqbase+n,
|
||||
&msc_levelirq_type, handle_level_irq, "level");
|
||||
irq_set_chip_and_handler_name(irqbase + n,
|
||||
&msc_levelirq_type,
|
||||
handle_level_irq,
|
||||
"level");
|
||||
if (cpu_has_veic)
|
||||
MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
|
||||
else
|
||||
|
@ -45,6 +45,6 @@ void __init rm7k_cpu_irq_init(void)
|
||||
clear_c0_intcontrol(0x00000f00); /* Mask all */
|
||||
|
||||
for (i = base; i < base + 4; i++)
|
||||
set_irq_chip_and_handler(i, &rm7k_irq_controller,
|
||||
irq_set_chip_and_handler(i, &rm7k_irq_controller,
|
||||
handle_percpu_irq);
|
||||
}
|
||||
|
@ -98,10 +98,10 @@ void __init rm9k_cpu_irq_init(void)
|
||||
clear_c0_intcontrol(0x0000f000); /* Mask all */
|
||||
|
||||
for (i = base; i < base + 4; i++)
|
||||
set_irq_chip_and_handler(i, &rm9k_irq_controller,
|
||||
irq_set_chip_and_handler(i, &rm9k_irq_controller,
|
||||
handle_level_irq);
|
||||
|
||||
rm9000_perfcount_irq = base + 1;
|
||||
set_irq_chip_and_handler(rm9000_perfcount_irq, &rm9k_perfcounter_irq,
|
||||
irq_set_chip_and_handler(rm9000_perfcount_irq, &rm9k_perfcounter_irq,
|
||||
handle_percpu_irq);
|
||||
}
|
||||
|
@ -102,7 +102,7 @@ void __init init_IRQ(void)
|
||||
#endif
|
||||
|
||||
for (i = 0; i < NR_IRQS; i++)
|
||||
set_irq_noprobe(i);
|
||||
irq_set_noprobe(i);
|
||||
|
||||
arch_init_irq();
|
||||
|
||||
|
@ -109,10 +109,10 @@ void __init mips_cpu_irq_init(void)
|
||||
*/
|
||||
if (cpu_has_mipsmt)
|
||||
for (i = irq_base; i < irq_base + 2; i++)
|
||||
set_irq_chip_and_handler(i, &mips_mt_cpu_irq_controller,
|
||||
irq_set_chip_and_handler(i, &mips_mt_cpu_irq_controller,
|
||||
handle_percpu_irq);
|
||||
|
||||
for (i = irq_base + 2; i < irq_base + 8; i++)
|
||||
set_irq_chip_and_handler(i, &mips_cpu_irq_controller,
|
||||
irq_set_chip_and_handler(i, &mips_cpu_irq_controller,
|
||||
handle_percpu_irq);
|
||||
}
|
||||
|
@ -154,8 +154,8 @@ void __init txx9_irq_init(unsigned long baseaddr)
|
||||
for (i = 0; i < TXx9_MAX_IR; i++) {
|
||||
txx9irq[i].level = 4; /* middle level */
|
||||
txx9irq[i].mode = TXx9_IRCR_LOW;
|
||||
set_irq_chip_and_handler(TXX9_IRQ_BASE + i,
|
||||
&txx9_irq_chip, handle_level_irq);
|
||||
irq_set_chip_and_handler(TXX9_IRQ_BASE + i, &txx9_irq_chip,
|
||||
handle_level_irq);
|
||||
}
|
||||
|
||||
/* mask all IRC interrupts */
|
||||
|
@ -1146,7 +1146,7 @@ static void setup_cross_vpe_interrupts(unsigned int nvpe)
|
||||
|
||||
setup_irq_smtc(cpu_ipi_irq, &irq_ipi, (0x100 << MIPS_CPU_IPI_IRQ));
|
||||
|
||||
set_irq_handler(cpu_ipi_irq, handle_percpu_irq);
|
||||
irq_set_handler(cpu_ipi_irq, handle_percpu_irq);
|
||||
}
|
||||
|
||||
/*
|
||||
|
Reference in New Issue
Block a user